# **SNOW-V**

# SNOW-V Stream Cipher Engine

The SNOW-V IP core implements the SNOW-V stream cipher mechanism, aiming to meet the security demands of modern high-speed communication systems. It conforms to the official SNOW-V mechanism, published in 2019 by the IACR Transactions on Symmetric Cryptology, as an extensive revision of SNOW 3G stream cipher.

Receiving a 256-bit Key and a 128-bit Initialization Vector (IV), the core processes 128 bits of information in one cycle and it produces a stream of 128-bit keys. It employs two main building blocks, a Linear Feedback Shift Register (LFSR) and a Finite State Machine (FSM) that applies an Advanced Encryption Standard (AES) round function.

The core can be easily incorporated in a Galois/Counter mode (GCM) topology and by interoperating with a Galois Message Authentication Code (GMAC) realize an Authenticated Encryption with Associated Data (AEAD) mechanism. What is more, the core is a drop-in replacement for SNOW 3G in EPS Encryption/Integrity Algorithm (EEA/EIA) architectures and New Radio Encryption/Integrity Algorithm (NEA/NIA) architectures for 4G and 5G communications, while also targeting future mobile network generations (e.g. 6G).

The SNOW-V IP core is a microcode-free and fully synchronous design developed for reuse in ASIC and FPGA implementations, aiming at throughput-demanding environments. The efficient and compact hardware design enables notably high throughput, achieving over 100 Gbps in mainstream ASIC technologies. Moreover, being a scan-ready, LINT-clean, and single-clock design with a simple handshake interface, facilitates straightforward integration.

# **Block Diagram**



### **FEATURES**

## **Security Mechanism Support**

- SNOW-V stream cipher
- IACR 2019 publication
- AEAD-mode ready
  - Easy adoption to a GCM core
- Seamless interoperation with a GMAC block
- Drop-in replacement of SNOW 3G in 4G/5G security architectures

# High-throughput and Compact Design

- Processing 128 bits/cycle
- Over 100 Gbps and less than 37k eq. gates in mainstream ASIC technologies

# Easy Integration and Technology Mapping

- Simple handshake interface
- Fully synchronous, single-clock domain, re-usable design
- No false or multicycle timing paths, scan-ready, LINT-clean

#### **Deliverables**

- RTL source code (VHDL or Verilog)
- Complete testbenches
- C model and test-vector generator
- Simulation and synthesis scripts
- Documentation

# **Applications**

The SNOW-V IP core can help provide fast and secure communication in high-speed 4G, 5G, and future 6G networks. Furthermore, it can safeguard device interactions and prevent cyber threats in IoT ecosystems, while for multimedia streaming, it will enable real-time encryption to protect content from unauthorized access. Additionally, the SNOW-V IP core may be used for data storage encryption and high-quality pseudorandom number generation.

## **Implementation Results**

The SNOW-V core can be mapped to any ASIC technology. The following are sample ASIC pre-layout results reported from synthesis with a silicon vendor design kit under typical conditions, with all core I/Os assumed to be routed on-chip.

| Technology    | Logic<br>Resources | Memory<br>Resources | Frequency | Throughput |
|---------------|--------------------|---------------------|-----------|------------|
| Samsung 5nm   | 36.8k eq. gates    | 0 bits              | 1,000 MHz | 128 Gbps   |
| TSMC 7nm      | 32.2k eq. gates    | 0 bits              | 1,100 MHz | 140.8 Gbps |
| TSMC 16nm     | 34.1k eq. gates    | 0 bits              | 1,000 MHz | 128 Gbps   |
| TSMC 28nm HPC | 31.4k eq. gates    | 0 bits              | 650 MHz   | 83.2 Gbps  |

The provided figures <u>do not</u> represent the highest speed or smallest area possible for the core. Please contact CAST to get characterization data for your target configuration and technology.





## **Related Products**

A set of AES engines, including AES-GCM Authenticated Encrypt/Decrypt, are also available from CAST as stand-alone cores.

## **Support**

The core as delivered is warranted against defects for ninety days from purchase. Thirty days of phone and email technical support are included, starting with the first interaction. Additional maintenance and support options are available.

## **Export Permits**

This core implements encryption functions and as such it is subject to export control regulations. Export to your country may or may not require a special export license. Please contact CAST to determine what applies in your specific case.

### **Deliverables**

The core is available in RTL (VHDL or Verilog) source code. Its deliverable package includes the following:

- · Self-checking HDL testbench
- C Model & test vector generator
- · Sample simulation & synthesis scripts
- User documentation





Engineered by